%0 Journal Article %A Fattah, Golnaz %A Masoumi, Nasser %T Comprehensive Evaluation of Crosstalk and Delay Profiles in VLSI Interconnect Structures with Partially Coupled Lines %J Journal of Iranian Association of Electrical and Electronics Engineers %V 14 %N 4 %U http://jiaeee.com/article-1-459-en.html %R %D 2018 %K Interconnect, Crosstalk, partially coupled lines., %X In this paper, we present a methodology to explore and evaluate the crosstalk noise and the profile of its variations, and the delay of interconnects through investigation of two groups of interconnect structures in nano scale VLSI circuits. The interconnect structures in the first group are considered to be partially coupled identical lines. In this case, by choosing proper values for different parameters, the crosstalk noise, when the victim line stays ahead of the aggressor line can be reduced up to 92% in comparison to when it is behind the aggressor line. The second group consists of a victim line shorter than the aggressor line. In this case, if the parameters are properly optimized, when the victim line is placed at the end of the aggressor line, the crosstalk noise can be reduced up to 86% in comparison to the case when the victim line is placed at the beginning. %> http://jiaeee.com/article-1-459-en.pdf %P 41-54 %& 41 %! %9 Research %L A-10-1-249 %+ %G eng %@ 2676-5810 %[ 2018